Page 624 - 완) I MDP 프로젝트 작품 보고서(전체과 1학년)1.6
P. 624

//display  on  sequence

                             wr_reg(0x0007,0x0133);

                             wr_reg(0x0020,0x0000);

                             wr_reg(0x0021,0x0000);
                    }
                    else  if(DeviceCode==0x8999)
                    {
                            //*************  Start  Initial  Sequence  **********//

                            wr_reg(0x00,  0x0001);  //  Start  internal  OSC.
                            wr_reg(0x01,        0x3B3F);         //       Driver        output        control,
             RL=0;REV=1;GD=1;BGR=0;SM=0;TB=1
                            wr_reg(0x02,  0x0600);  //  set  1  line  inversion

                            //*************  Power  control  setup  ************/
                            wr_reg(0x0C,  0x0007);  //  Adjust  VCIX2  output  voltage
                            wr_reg(0x0D,  0x0006);  //  Set  amplitude  magnification  of  VLCD63
                            wr_reg(0x0E,  0x3200);  //  Set  alternating  amplitude  of  VCOM
                            wr_reg(0x1E,  0x00BB);  //  Set  VcomH  voltage

                            wr_reg(0x03,  0x6A64);  //  Step-up  factor/cycle  setting
                            //************  RAM  position  control  **********/
                            wr_reg(0x0F,  0x0000);  //  Gate  scan  position  start  at  G0.
                            wr_reg(0x44,  0xEF00);  //  Horizontal  RAM  address  position

                            wr_reg(0x45,  0x0000);  //  Vertical  RAM  address  start  position
                            wr_reg(0x46,  0x013F);  //  Vertical  RAM  address  end  position
                            //  -----------  Adjust  the  Gamma  Curve  ----------//
                            wr_reg(0x30,  0x0000);

                            wr_reg(0x31,  0x0706);
                            wr_reg(0x32,  0x0206);
                            wr_reg(0x33,  0x0300);
                            wr_reg(0x34,  0x0002);

                            wr_reg(0x35,  0x0000);
                            wr_reg(0x36,  0x0707);
                            wr_reg(0x37,  0x0200);
                            wr_reg(0x3A,  0x0908);
                            wr_reg(0x3B,  0x0F0D);

                            //*************  Special  command  **************/
                            wr_reg(0x28,  0x0006);  //  Enable  test  command



                                                         -  617  -
   619   620   621   622   623   624   625   626   627   628   629